

College of Engineering

# California Polytechnic State University Pomona

Department of Electrical & Computer Engineering

Digital Circuit Design Lab Verilog

ECE 3300L

Lab Report #6

Presented By: Kobe Aquino (StudentID: 015266433)

& Daniel Mondragon Xicotencatl (StudentID: 012803856)

Presented to Mohamed Aly

July 28, 2025

**Objective:** So this week we took last week's lab of a BCD counter of a 2 7-segment display and modified it so that we can see each 7-segment counting up/down independently using LED's. In addition, we made an ALU module that adds/subtracts these 2 values which was shown in the 7-segment displays in HEX (0-18). We also added a new control module that displayed what settings were active in a third 7-seg display. We mapped the constraints file to the specifications below.

Clock Divider: Use SW0–SW4 to slow down the 100 MHz clock for visible counting. Reset: BTN0 resets both counters to 0. Direction: SW7 & SW8 set up/down for each counter. ALU Operation: SW5 & SW6 select add or subtract. Display: Show result and control nibble on 7-seg; use LEDs for raw BCD debugging.

#### **Schematic:**



#### **Utilization:**



#### Simulation:

## clock\_divider\_tb



### bcd\_counter\_tb



## Control\_decoder\_tb



alu\_tb



### seg7\_scan\_tb



### **Team Contributions:**

Daniel Mondragon Xicotencatl + 50%

Kobe Aquino + 50%

We both collaborated on the Verilog HDL by testing and modifying each other's modules, writing the test bench simulations together, and writing the report.